# A 20-bit ±40-mV Range Read-Out IC With 50-nV Offset and 0.04% Gain Error for Bridge **Transducers** Wu, Rong; Chae, Youngcheol; Huijsing, Johan H.; Makinwa, Kofi A.A. DOI 10.1109/JSSC.2012.2197929 **Publication date** **Document Version** Accepted author manuscript Published in IEEE Journal of Solid State Circuits Citation (APA) Wu, R., Chae, Y., Huijsing, J. H., & Makinwa, K. A. A. (2012). A 20-bit ±40-mV Range Read-Out IC With 50-nV Offset and 0.04% Gain Error for Bridge Transducers. *IEEE Journal of Solid State Circuits*, 47(9), 2152-2163. https://doi.org/10.1109/JSSC.2012.2197929 Important note To cite this publication, please use the final published version (if applicable). Please check the document version above. Copyright Other than for strictly personal use, it is not permitted to download, forward or distribute the text or part of it, without the consent of the author(s) and/or copyright holder(s), unless the work is under an open content license such as Creative Commons. Please contact us and provide details if you believe this document breaches copyrights. We will remove access to the work immediately and investigate your claim. # A 20bit ±40mV Range Read-Out IC with 50nV Offset and # 0.04% Gain Error for Bridge Transducers Rong Wu, member, IEEE, Youngcheol Chae, member, IEEE, Johan H. Huijsing, life fellow, IEEE, Kofi A.A. Makinwa, fellow, IEEE Contact author: Rong Wu Affiliation: Analog Devices Address: 804 woburn street, Wilmington, MA 01887, United States Mobile: +1 9789059890 Email: rongwu.grace@gmail.com # **Youngcheol Chae** Affiliation: Dept. of Electrical and Electronic Eng, Yonsei University, Seoul, Korea # Johan H. Huijsing, Kofi A.A. Makinwa Affiliation: Electronic Instrumentation Laboratory / DIMES, Delft University of Technology, The Netherlands Address: Mekelweg 4, 2628 CD, Delft, The Netherlands Abstract—This paper presents a 20-bit read-out IC with $\pm 40$ mV full-scale that is intended for use with bridge transducers. It consists of a current-feedback instrumentation amplifier (CFIA) followed by a switched-capacitor incremental ΔΣ ADC. The CFIA's offset and 1/f noise are mitigated by chopping, while its gain accuracy and gain drift are improved by applying dynamic element matching to its input and feedback transconductors. Their mismatch is reduced by a digitally-assisted correction loop, which further reduces the CFIA's gain drift. Finally, bulk biasing and impedance balancing techniques are used to reduce the common-mode dependency of these transconductors, which would otherwise limit the achievable gain accuracy. The combination of these techniques enables the read-out IC to achieve 140dB CMRR, a worst-case gain error of 0.04% over a 0-2.5V common-mode range, a maximum gain drift of 0.7ppm/°C and an INL of 5ppm. After applying nested-chopping, the read-out IC achieves 50nV offset, 6nV/°C offset drift, a thermal noise-floor of 16.2nV/ $\sqrt{Hz}$ and a 0.1mHz 1/f noise corner. Implemented in a 0.7μm CMOS technology, the prototype read-out IC consumes 270μA from a 5V supply. Index Terms—Current-feedback instrumentation amplifier, incremental delta-sigma ADC, readout-IC, bridge transducer, gain accuracy, gain drift, linearity, dynamic element matching, chopping, 1/f noise, offset. #### I. Introduction Precision bridge transducers such as strain gauges and thermistors typically output low frequency signals with mV-levels. To process such signals, read-out integrated-circuits (ICs) with low noise, low offset and high accuracy are required. Since the sensor and read-out IC are usually calibrated as a single system, the read-out IC should also exhibit low offset and gain drift (a few ppm/ $^{\circ}$ C) so as to maintain system accuracy over temperature. As shown in Fig. 1(a), a typical read-out IC consists of a precision instrumentation amplifier (IA) followed by a high-resolution analog-to-digital converter (ADC) [1], [2]. The IA provides high input impedance, and relaxes the offset and noise requirements of the ADC. The IAs used in previous precision read-out ICs have generally employed either switched-capacitor (SC) [3], [4] or two-opamp topologies [5]. Although these topologies achieve high linearity and gain accuracy, they are inherently power inefficient: due to noise folding on the one hand, or the need for two high gain amplifiers on the other. Furthermore, in the case of a SC IA, an additional power-hungry input buffer is usually necessary to provide the high input impedance required for bridge read-out [3]. A read-out IC based on a SC IA consumed 80mW to achieve 18-bit resolution with 10mV full-scale [3], while a read-out IC based on a two-opamp IA dissipated 40mW to achieve 19-bit resolution with 28mV full-scale [5]. In contrast, indirect current-feedback IAs (CFIAs) can be more power efficient, since they avoid noise folding and only require a single output stage [6]-[9]. Although capacitively-coupled IAs (CCIAs) are even more power efficient than CFIAs [10] and have been applied to a read-out IC that achieves a low noise level of 6.7 nV/Hz [11], their input impedances are somewhat limited by the switching impedance of input capacitors. To achieve high input impedance for bridge read-out, a precision CFIA has been reported in [6] that achieves $\mu\text{V}$ -level offset, a 15 nV/Hz noise density and a 1 mHz 1/f noise corner, while only dissipating 1.2 mW. However, it suffers from limited linearity and gain accuracy (0.5%). The main objective of this work is to explore ways in which this CFIA can be combined with an ADC without compromising the amplifier's offset and noise performance and simultaneously improving its linearity, gain accuracy and gain drift. As shown in Fig. 1(b), the closed-loop gain of a CFIA is given by $(G_{m3}/G_{m4})\cdot((R_1+2R_2)/R_1)$ . When precision gain-setting resistors ( $R_1$ and $R_2$ ) are used, the CFIA's gain accuracy is mainly determined by the mismatch between the input and feedback transconductors ( $G_{m3}$ and $G_{m4}$ ). The gain accuracy can be improved by resistor-degeneration [13], [14], since resistors can be made to match better than transistors—either by careful layout or by trimming. However, for a given transconductance, this approach will result in significantly increased power consumption. Without sacrificing power efficiency, dynamic element matching (DEM) can be applied to $G_{m3}$ and $G_{m4}$ to average out their $G_m$ mismatch, thus permitting the use of simple and power-efficient $G_m$ stages [12], [15]-[17]. However, the transconductance of a differential pair will exhibit a certain dependency on the CM input voltage. Thus, any difference in the input and output CM voltages of a CFIA will give rise to a CM-dependent mismatch that cannot be removed by DEM and which will limit the ultimate gain accuracy (0.12%) [12]. This paper presents a 20-bit read-out IC with improved gain accuracy and offset. It consists of a CFIA and a 21-bit switched-capacitor (SC) incremental $\Delta\Sigma$ ADC. DEM is applied to improve the CFIA's gain accuracy and gain drift, while the intrinsic $G_{\rm m}$ mismatch is reduced by a digitally-assisted gain error correction scheme, which further reduces the CFIA's gain drift. Finally, bulk biasing and impedance balancing techniques are used to reduce the CM-dependent error of the $G_{\rm m}$ stages [17]. In [12], [17], a multi-stage chopping technique has been applied to achieve mHz 1/f noise corner and $\mu V$ -level offset. In this work, however, a simpler nested-chopping scheme is employed in which input stage chopping (in the CFIA) is combined with system-level chopping (of the entire read-out IC). This paper is organized as follows. Section II describes the techniques used to improve the gain accuracy of the read-out IC. Section III discusses the offset and 1/f noise reduction techniques used in the read-out IC. Section IV summarizes all the error correction techniques. Section V and VI present the implementation of the CFIA and the $\Delta\Sigma$ ADC, respectively. The measurement results are presented in Section VII and the paper ends with conclusions. #### II. GAIN ACCURACY IMPROVEMENT TECHNIQUES Fig. 2 shows the block diagram of the read-out IC. It consists of a CFIA and an incremental $\Delta\Sigma$ ADC. Since the ADC's gain is defined by switched-capacitor techniques, it is very well defined. However, the CFIA's gain accuracy is limited by the mismatch of the input and feedback transconductors (assuming the use of precision gain-setting resistors), and this, in turn, limits the gain accuracy of the entire read-out IC. This section explores the use of DEM to average out this mismatch. Furthermore, system-level collaboration between the CFIA and the ADC is used to further reduce the CFIA's gain drift. # A. Dynamic Element Matching To average out the mismatch between the input and feedback transconductors, DEM is applied by periodically swapping the two transconductors shown in Fig. 3(a). This process causes their mismatch $\Delta$ to periodically appear in the input and feedback paths. The resulting gain error after applying DEM is then given by: $$|Gain Error| = |1 - \frac{\frac{1+\Delta}{1} + \frac{1}{1+\Delta}}{2}| \approx \frac{\Delta^2}{2} \quad (for \Delta << 1)$$ (1) The application of DEM reduces the mismatch from $\Delta$ to $\Delta^2/2$ , e.g. for a typical $G_m$ mismatch of 2%, the gain error can be reduced to 0.02%. However, a CFIA typically operates with different input and feedback CM voltages. Due to their finite CMRR, the input and feedback transconductors will then exhibit a CM-dependent mismatch $\Delta_{cm}$ . Unlike the static mismatch $\Delta$ used in eq. (1), this CM-dependent mismatch $\Delta_{cm}$ , is always present and cannot be suppressed by DEM. The resulting gain error is given by: $$|Gain Error| = |1 - \frac{\frac{1 + \Delta + \Delta_{cm}}{1} + \frac{1 + \Delta_{cm}}{1 + \Delta}}{2}| \approx \frac{\Delta^2}{2} + \frac{\Delta \cdot \Delta_{cm}}{2} + \Delta_{cm} \quad (for \Delta << 1)$$ (2) This mismatch, in the order of 0.12% [12], is the dominant source of gain inaccuracy. In Section V, a circuit-level technique will be proposed to address this problem. This issue will thus be neglected in the following analysis. Another issue with the different CM levels of the CFIA's input and output is that swapping the inputs of $G_{m3}$ and $G_{m4}$ results in large voltage spikes at the CFIA's output. To avoid sampling these spikes, the DEM multiplexer's state is only altered during the reset period at the start of every AD conversion (Fig. 3(a)). # B. Digitally-Assisted Gain Error Correction Scheme Although the use of DEM reduces the mismatch from $\Delta$ to $\Delta^2/2$ , it will still vary over temperature, causing a gain drift of around 5ppm/°C [12]. To reduce gain drift further, the intrinsic mismatch $\Delta$ should be minimized [12]. Therefore, a gain error correction scheme is used and is implemented in a digitally-assisted manner to minimize the complexity and area of the analog circuitry required. Fig. 3(a) shows the gain error correction (GEC) scheme consisting of a $\Delta\Sigma$ ADC, a digital back-end and a 6-bit DAC. The GEC path trims the $G_m$ mismatch by tuning the tail currents of $G_{m3}$ and $G_{m4}$ via transconductor $G_{m6}$ . To achieve a targeted gain error of 0.02%, considering an initial gain error of the CFIA to be 1%, 6-bit resolution is required for the DAC. The DAC is implemented as an over-sampled $\Delta\Sigma$ DAC consisting of an interpolation filter, a digital $\Delta\Sigma$ modulator and an RC low-pass filter (LPF). For flexibility, the interpolation filter and the digital $\Delta\Sigma$ modulator were implemented in an external FPGA. The GEC scheme uses linear interpolation to determine the appropriate calibration voltage during the startup and Fig. 3(b) shows its concept. By applying a fixed DC signal to the CFIA, the appropriate value of $V_{\text{CAL}}$ can be determined within two DEM periods. In the first DEM period, the maximum calibration voltage $V_{\text{CAL},\text{MAX}}$ within the DAC's output range is applied to the inputs of $G_{\text{m6}}$ . The decimated results of two conversions within one DEM period are given by $$V_{conv1} = V_{out,ideal} \frac{1 + \Delta + \Delta_{CAL,MAX}}{1} = V_{out,ideal} (1 + \Delta + \Delta_{CAL,MAX})$$ (3) $$V_{conv2} = V_{out,ideal} \frac{1}{1 + \Delta + \Delta_{CAL,MAX}} \approx V_{out,ideal} (1 - \Delta - \Delta_{CAL,MAX})$$ (4) where $\Delta$ is the initial mismatch of $G_{m3}$ and $G_{m4}$ , $\Delta_{CAL,MAX}$ is the extra mismatch induced by $V_{CAL,MAX}$ . In the digital backend, the output referred mismatch error due to $(\Delta + \Delta_{CAL,MAX})$ can then be determined from the difference of the two conversion results given by eq. (3) and (4): $$V_{out,error,A} = 2V_{out,ideal}(\Delta + \Delta_{CAL,MAX}), \qquad (5)$$ which is denoted by point A in Fig. 3(b). In the second DEM period, the minimum signal $-V_{\text{cal,max}}$ within the DAC's output range is applied to $G_{\text{m6}}$ . Similarly, the output-referred mismatch error due to $(\Delta - \Delta_{\text{CAL,MAX}})$ can also be determined: $$V_{out\ error\ R} = 2V_{out\ ideal} \left(\Delta - \Delta_{CAL\ MAX}\right),\tag{6}$$ which is denoted by point B in Fig. 3(b). Under the condition that the DAC's output range is a linear function of the induced mismatch and that it is larger than the worst-case static mismatch of $G_{m3}$ and $G_{m4}$ , the optimal calibration voltage $V_{CAL,SET}$ that minimizes the mismatch error (point C) can then be found by linear interpolation. To ensure the necessary linearity, a 6-bit $\Delta\Sigma$ DAC was used. Since the calibration voltage is found within two DEM periods, one decimated output is also chosen to be the average result of two DEM periods, i.e. one decimated output requires four conversions. The averaging function is implemented in the digital-backend. Since $G_{m3}$ and $G_{m4}$ are biased in weak inversion for maximum power efficiency, their mismatch can be tuned by adjusting their tail currents via $G_{m6}$ . To attenuate the noise contribution of the GEC path, the $G_{m6}$ is implemented with resistor-degeneration stage ( $G_{m3}/G_{m6} = 480$ ), and thus the voltage across the input of $G_{m6}$ is indeed a linear function of the induced mismatch. Since the calibration voltage $V_{CAL,SET}$ is determined by the *ratio* of gain errors at points A and B, the value of the fixed DC input during calibration does not need to be known. After finding the calibration voltage $V_{CAL,SET}$ , the digital word applied to the DAC is frozen and the read-out IC starts normal operation. # III. OFFSET AND FLICKER NOISE REDUCTION TECHNIQUES The CFIA is designed to have a gain of 100, thus relaxing the requirement on the $\Delta\Sigma$ ADC's noise and offset. Since most sensor applications operate near DC, a 5Hz signal bandwidth is targeted. The CFIA's $15\text{nV}/\sqrt{\text{Hz}}$ noise density then corresponds to a 20-bit resolution over a $\pm40\text{mV}$ full-scale range. To maintain this, the $\Delta\Sigma$ ADC is designed to have 21-bit resolution with the same bandwidth. At low frequencies, offset and 1/f noise are the dominant error sources. To mitigate these errors, nested-chopping techniques can be applied in at least two various ways. Two of these will be described in this Section. # A. Previous Approach (Multi-stage chopping and system-level chopping) Fig. 4(a) shows a simplified block diagram of the implemented 3-stage CFIA. In previous work, the input and intermediate stages of the CFIA were both chopped, so as to suppress their own 1/f noise while providing enough gain to suppress the input-referred 1/f noise of the (un-chopped) output stage [6]. However, the resulting up-modulated offset and 1/f noise then gave rise to a few hundred mV of chopper ripple at the CFIA's output. In [12], the input stages were chopped at 30 kHz, which was chosen to be slightly above their 1/f corner frequency and equal to the sampling frequency of $\Delta\Sigma$ ADC. The resulting ripple was removed by a continuous-time ripple-reduction loop (RRL) (Fig. 5), which synchronously demodulated the CFIA's output chopper ripple and used the information to null the offset, and hence the ripple [6]. The intermediate stage was chopped in a bitstream-controlled (BSC) manner [18], so as to eliminate the correlation between the chopper ripple and the quantization noise. The entire read-out IC was then chopped once every two conversions and the low-frequency ripple was averaged in the digital decimation filter, resulting in a worst-case offset of 200nV. However, this is still higher than expected, since the residual offset after system-level chopping should theoretically be limited by the system's resolution (50nV). # B. Proposed Approach (Input-stage chopping combined with system-level chopping) In this work, a nested-chopping scheme that simply combines input stage chopping (in the CFIA) with system-level chopping (of the whole read-out IC) is shown to achieve much lower (tens of nV) offset and a sub-mHz 1/f noise corner. The key observation is that system-level chopping efficiently reduces the residual 1/f noise after input-stage-chopping. As a result, the intermediate stage no longer needs to be chopped, thus avoiding a potential source of residual offset and ripple. As in [12], a RRL is applied to reduce the ripple associated with the chopped input and feedback transconductors. Applying DEM could give rise to some residual offset due to the difference between the input and feedback CM voltages. To average out such errors, the frequency of the system-level chopper is chosen to be the half of the DEM frequency, and thus one digital output is the average result of four ADC conversions. Instead of using a "0011" pattern for the system-level chopper in four conversions [12], a "0110" pattern [19] is chosen in this work as shown in Fig. 6. Assuming that X is the DC input signal, $V_n$ is the read-out IC's low-frequency error due to offset, drift, and 1/f noise, and Y is the digital output of one system-level chopping period. When applying system-level chopping with "0011" pattern, the output Y can be expressed as $$Y = \frac{(X + V_n) + (X + V_n) \cdot z^{-1} + (X - V_n) \cdot z^{-2} + (X - V_n) \cdot z^{-3}}{4} = X + \frac{V_n}{4} (1 - z^{-1}) (1 + z^{-1})^2$$ (7) However, after applying "0110" pattern, Y can be expressed as $$Y = \frac{(X + V_n) + (X - V_n) \cdot z^{-1} + (X - V_n) \cdot z^{-2} + (X + V_n) \cdot z^{-3}}{4} = X + \frac{V_n}{4} (1 - z^{-1})^2 (1 + z^{-1})$$ (8) Fig. 7 shows the transfer functions of these two chopping patterns on the 1ow-frequency errors. It can be seen that the "0110" pattern achieves much better rejection of low frequency errors because of the second-order noise shaping, while "0011" pattern only exhibits a first-order noise shaping, as shown in Fig. 7. More intuitively, it can be seen that unlike the "0011" pattern, the "0110" pattern can exactly compensate for any offset drift that is a linear function of time. In addition to reducing offset, system-level-chopping also effectively suppresses the CFIA's 1/f noise. Input-stage chopping reduces the 1/f noise corner from 10 kHz to about 0.3 Hz. Therefore, as long as the system-level chopping frequency is higher than this, it will effectively suppress the residual 1/f noise. Simulations with periodic steady-state (PSS) and periodic noise analysis (PNOISE) tools of Spectre RF [20] were made to confirm the validity of above analysis. Fig. 8 shows the simulated input-referred noise spectrum of the read-out IC with various 1/f noise suppression techniques. The combination of the input-stage chopping and system-level chopping achieves the lowest 1/f noise corner frequency: 0.1 mHz. # IV. SYSTEM LEVEL OVERVIEW Fig. 9 shows the proposed read-out IC and its associated timing diagram. Table I summaries the errors and the associated error correction techniques applied in this work. The 1/f noise and offset of the read-out IC is suppressed by a nested-chopping scheme that combines input stage chopping (in the CFIA) with system-level chopping (of the whole read-out IC). The chopper ripple of the input stage is suppressed by a ripple reduction loop, while further suppression is obtained by ensuring that the succeeding ADC only samples at the zero-crossings of any residual ripple. The gain error associated with the mismatch of the CFIA's input stages is averaged out by the use of DEM. A digitally-assisted gain error correction scheme trims the $G_m$ mismatch, thus improving gain error and gain drift further. #### V. CFIA REALIZATION Fig. 5 shows a simplified top-level circuit diagram of the implemented CFIA. It consists of three gain stages: input and feedback stages $G_{m3}$ and $G_{m4}$ , the intermediate stage $G_{m2}$ and the class-AB output stage $G_{m1}$ . In contrast to [6], the input and feedback Gm stages have been modified to improve their CM immunity. # Input and Feedback $G_m$ Stages As indicated by eq. (2), the CM dependent transconductance of $G_{m3}$ and $G_{m4}$ leads to a CM dependant gain error, and hence limits the gain accuracy even with DEM applied. To improve gain accuracy, the transconductances of $G_{m3}$ and $G_{m4}$ should be constant over the input CM range. Fig. 10 shows the input and feedback $G_m$ stages used in [6], [12]. Their CM dependency is mitigated by cascading the input transistors with low-threshold devices $M_3$ - $M_4$ . Transistors $M_1$ - $M_4$ operate in weak inversion for the best power efficiency. The resulting drain-source voltage $V_{DS}$ of $M_1$ equals the threshold difference of $M_1$ and $M_3$ is only about 0.18V in this process. This small $V_{DS}$ limits the output impedance of the input $G_m$ stages. The threshold difference between $M_1$ and $M_3$ can be increased by using a bulk biasing technique. This can be done in two different manners: reducing the threshold of $M_3$ or increasing the threshold of $M_1$ . The threshold of $M_3$ can be reduced by adding a resistor $R_1$ between the source of $M_1$ and the bulk of $M_3$ , as shown in Fig. 11(a). The voltage drop across $R_1$ will reduce the threshold of $M_3$ . However, this approach requires an extra bias current source $I_1$ , leading to a power increase. To avoid this, the threshold of $M_1$ can be increased by adding a resistor $R_3$ between source and bulk of $M_1$ and $M_2$ as shown in Fig. 11(b). Due to the body effect, the voltage drop across $R_3$ increases the threshold of $M_1$ from about 0.9V to 1V. As a result, the output impedance of the input $G_m$ stages is boosted from 200M $\Omega$ to 500M $\Omega$ . In the circuit of Fig. 10, two opposing effects influence the $G_m$ of the input (or feedback) stage. As shown in Fig. 12, when the CM voltage increases, the $V_{DS}$ of $M_1$ also increases due to channel length modulation (Fig. 12(a)), leading to an increased $G_m$ (Fig. 12(b)). On the other hand, the increased CM voltage reduces the head-room of the tail current source $M_5$ (Fig. 12(a)), hence reducing the tail current and thus the $G_m$ of the input differential pair (Fig. 12(b)). These two opposing effects might compensate each other and provide an improved CMRR. However, the effect of channel-length modulation on $M_1$ is much larger than the effect of the reduced bias-current provided by $M_5$ . Fig. 13 shows the simulated $G_m$ variations of the input stage for an input CM range of -0.1V to 2.8V. If the tail current source of the input differential pair is ideal, the $G_m$ of the differential pair varies 0.6% over the CM range. If the cascode current source shown in Fig. 10 is used, the $G_m$ variations affected by the differential pair and the tail current source partially compensate, because they are configured differently and the CM sensitivity of these two circuits differ. This results in a reduced $G_m$ variation of 0.07%. To make the CM sensitivity between the input differential pair and the tail current source exactly compensate each, the same cascode configuration with the same current density are applied in both as shown in Fig. 14. This configuration ensures that the two opposing effects have nominally the same absolute CM sensitivity and so well compensated with each other. As shown in Fig. 13, the combination of bulk biasing and impedance balancing techniques reduces the $G_m$ variation from 0.07% to 0.02% (typical corner) over the input CM range. The maximum $G_m$ variation over all process corners is reduced from 0.089% (with Fig. 10) to 0.033% (with Fig. 14). #### VI. $\Delta\Sigma$ ADC Realization The output of the CFIA is digitized by a second-order incremental $\Delta\Sigma$ ADC, which consists of a $\Delta\Sigma$ modulator and a decimation filter. Here, the target resolution of the $\Delta\Sigma$ ADC is 21-bit within a 5Hz signal bandwidth in order to maintain the SNR of the CFIA. The reference voltage of the $\Delta\Sigma$ ADC is set to 5V at which it achieves 4V input full scale, which corresponds to a noise density of $600 \text{nV}/\sqrt{\text{Hz}}$ in the signal band. Since the CFIA has a nominal gain of 100, the input referred noise density of the $\Delta\Sigma$ ADC is $6 \text{nV}/\sqrt{\text{Hz}}$ , which is sufficiently low when compared to the CFIA's noise density of $15 \text{nV}/\sqrt{\text{Hz}}$ . Fig. 15(a) shows the block diagram of the second-order $\Delta\Sigma$ modulator, which employs feed-forward topology to relax the linearity and slewing requirements of the integrators [21]. To sufficiently filter out the quantization noise, a sinc<sup>3</sup> filter is used for the decimation filter. The second order $\Delta\Sigma$ ADC can obtain 21-bit resolution in 5200 clock cycles with four sub-conversions of 1300 cycles. To obtain a conversion time less than 0.2s, the required sampling frequency is only 30 kHz, which equals the chopping frequency of the CFIA. The system-level chopping frequency is then determined as 30 kHz / 5200 $\approx$ 6 Hz, which is enough to suppress the residual 1/f noise of the CFIA after input-stage chopping. Fig. 15(b) shows the schematic diagram of the second order $\Delta\Sigma$ modulator. For maximum linearity, it employs a single-bit DAC. Furthermore, the *same* sampling capacitor $C_{s1}$ is used to sample both the input and feedback signals. As a result, the modulator's gain accuracy is not limited by capacitor mismatch. To meet the thermal noise requirement $C_{s1} = 3pF$ . As shown in Fig. 2, the ADC's references, $V_{ref+}$ and $V_{ref-}$ , are connected to the reference of the bridge transducers in a ratio-metric manner, which means that the accuracy of the reference does not affect the system's gain accuracy. The first integrator essentially determines the accuracy of the modulator. The first integrator is therefore designed for complete settling. The first amplifier is implemented with a two-stage Miller-compensated OTA consisting of a gain-boosted telescopic first stage and a second stage with a 3V output swing, to minimize the effect of the nonlinear DC gain [22]. The gain variation is optimized to be less than 10dB over a 2.5V output swing at a 150dB nominal DC-gain. The first OTA has a UGB of 250 kHz with 8pF load capacitor and draws only 38uA. Due to the CFIA's gain of 100, the required offset level of the ADC is at the µV-level. To achieve this, the first integrator is auto-zeroed. After applying auto-zeroing, the residual offset is then mainly due to the charge injection mismatch of switches. This will then be removed by system-level chopping. Since the errors in the second integrator are attenuated by the loop gain of the first integrator, no offset cancellation or gain boosting techniques are necessary in the second stage. The second OTA has a 100-dB DC gain and a UGB of 60 kHz with 6pF load capacitor while consuming only 8µA. A passive adder is used for the feed-forward adder at the quantizer input. The feed-forward coefficients are determined by the ratio among feed-forward capacitors. Clocks with delayed falling edges (e.g. P<sub>1d</sub>) are used to prevent signal-dependent charge injection. The quantizer makes decision at the end of the sampling frequency when the passive adder is fully settled. #### VII. MEASUREMENT RESULTS The read-out IC is fabricated in a standard 0.7µm CMOS process. Fig. 16 shows chip microphotograph with an active area of 6mm<sup>2</sup>. All the results are verified with 10 samples from one batch in a DIL package. # A. DC Measurements The noise spectrum of the ROIC is shown in Fig. 17(a). In order to demonstrate the noise-shaping spectrum of the read-out IC, the system-level chopping and DEM have been turned off. The noise spectrum of the ROIC is measured with $2^{24}$ samples (Fig. 17(a)). The ADC's sampling frequency $f_S$ and input stage chopping frequency $f_{ch1}$ were lowered to 10 kHz to achieve more frequency resolution (10kHz / $2^{24}$ = 0.596mHz). It can be seen that the noise level is flat down to 1mHz with a noise density of $16.2 \text{nV}/\sqrt{\text{Hz}}$ , corresponding to a resolution of 20-bit with respect to a full-scale range of $\pm 40 \text{mV}$ in 5Hz bandwidth. To eliminate the low-frequency lobe, the read-out IC's offset is removed before the FFT computation. As seen from the zero-input spectrum in Fig. 17(a), the noise level of the read-out IC is mainly limited by the thermal noise. Fig. 17(b) shows the output noise spectrum of the read-out IC with RRL turned "on" and "off". The necessity of the RRL is clearly seen. The use of a RRL eliminates the sampling uncertainty. The result is a flat noise spectrum down to 1mHz. To test the effectiveness of the proposed nested-chopping on suppressing the 1/f noise, the chopper in the intermediate stage is turned off, while input and system-level chopping are both on. Fig. 18 shows the measured noise spectrum with decimated output. The 1/f noise corner is suppressed below 0.1 mHz. Fig. 19 shows the measured gain error histogram with the same input and feedback CM voltage (2.5V). Applying DEM to the CFIA reduces the gain error from 6000 ppm to 35ppm. Applying the GEC path further reduces the gain error to 16.5ppm. However, the worst-case gain error drops to 0.12% when the input and output stages are at different CM voltages [12]. Fig. 20 shows the measured CMRR and the worst-case gain error. By using the proposed input $G_m$ stages in the CFIA, the typical CMRR of the read-out IC is improved from 130dB to 140dB. It also achieves an improved worst-case gain error of 0.04% over a CM range of 0–2.5V, which is a $3\times$ improvement compared to [12]. Fig. 21 shows the measured gain drift and integral nonlinearity (INL) of the read-out IC. The use of DEM improves the maximum gain drift from 6.1ppm/°C to 4.3ppm/°C and further applying GEC improves the gain drift to 1.2ppm/°C (with a typical value of 0.7ppm/°C). The CFIA determines the INL of the read-out IC, since the measured INL of the ADC is only around 1ppm. The use of DEM improves the INL from 35ppm to 5ppm (Fig. 21(b)). After turning on the GEC, the INL improvement is minor. Fig. 22 shows the measured offset histograms with different chopping strategies. With only multi-stage chopping, the worst-case offset is $4.6\mu V$ . Turning on the system-level chopping reduces offset to less than 200nV [12]. As discussed in Section III.B, the combination of input stage chopping and system-level chopping results in 48nV offset, which is mainly limited by the resolution of the read-out IC. The offset drift is obtained by measuring the offset variation over a small temperature range (27°C to 50°C). The worst-case offset drift is also reduced from $7.6nV/^{\circ}C$ [12] to $6nV/^{\circ}C$ . # B. Performance Summary The performance of the read-out IC is summarized in Table II and compared with that of other state-of-the-art [4], [5], [12], [23], [24]. The read-out IC achieves a typical gain drift of 0.7ppm/°C and a 5ppm INL at a gain of 100. Furthermore, the simple nested-chopping scheme enables to achieve 0.1-mHz 1/f noise corner, a maximum offset of 48nV and an offset drift of 6nV/°C. Compared to other designs, this work achieves the best gain error of 0.04%, 20× better offset and 1.5× better gain drift than [23]. Moreover, this work only consumes a 270µA supply current from a 5V supply. # VIII. CONCLUSIONS To interface bridge transducers, a power-efficient low-drift 20-bit read-out IC has been presented that consists of a chopper CFIA and a SC incremental $\Delta\Sigma$ ADC. To improve gain accuracy, DEM is applied in CFIA to average out the mismatch between the input and feedback transconductors. To reduce gain error and gain drift further, a digitally-assisted gain error correction scheme is applied to compensate the mismatch. Since the CM dependency of the input and feedback transconductors limits the final gain accuracy, bulk biasing and impedance balancing techniques are applied to improve CM immunity. Finally, a nested-chopping scheme that combines input stage chopping (in the CFIA) and system-level chopping (of the entire read-out IC) is employed to achieve sub-mHz 1/f noise corner and nV-level offset. Measurement results show that the offset and drift performance of the proposed read-out IC exceeds the state-of-the-art. These qualities make the proposed read-out IC very suitable for demanding bridge transducer applications, which require low thermal and 1/f noise, high accuracy, low drift, and simultaneously low power consumption. #### REFERENCES - [1] A. Bakker and J. H. Huijsing, *High-Accuracy CMOS Smart Temperature Sensors*. Boston: Kluwer Academic Publishers, 2000. - [2] J. H. Huijsing, F. R. Riedijk, and G. Van der Horn, "Developments in integrated smart sensors," *Sensors and Actuators*, vol. 43, no. 1-3, pp. 276–288, May 1994. - [3] D. McCartney, Sherry, A. Sherry, *et al.*, "A Low-Noise Low-Drift Transducer ADC," *IEEE J. Solid-State Circuit*, Vol.32, No.7, pp. 959–967, July, 1997. - [4] CS5530 datasheet, http://www.cirrus.com/en/products/pro/detail/P1108.html. - [5] A. Thomsen, et al., "A DC Measurement IC with 130nVpp Noise in 10Hz," ISSCC Dig. Tech. Papers, pp. 334–335, 2000. - [6] R. Wu, K. A. A. Makinwa, and J. H. Huisjing, "A Chopper Current-Feedback Instrumentation Amplifier with a 1mHz 1/f Noise Corner and an AC-Coupled Ripple Reduction Loop," *IEEE J. Solid-State Circuit*, vol. 44, no. 12, pp. 3232–3243, Dec. 2009. - [7] E. Säckinger and W. Guggenbühl, "A Versatile Building Block: The CMOS Differential Difference Amplifier," *IEEE J. Solid-State Circuit*, vol. SC-22, no. 2, pp. 287–294, Apr. 1987. - [8] B. J. van den Dool and J. H. Huijsing, "Indirect Current Feedback Instrumentation Amplifier with a - Common-Mode Input Range that Includes the Negative Rail," *IEEE J. Solid-State Circuit*, vol. 28, no. 7, pp. 743–749, Jul. 1993. - [9] P. K. Chan, K. A. Ng, and X. L. Zhang, "A CMOS Chopper-Stabilized Differential Difference Amplifier for Biomedical Integrated Circuits," in *Proc. IEEE International Midwest Symposium on Circuits and Systems*, (MWSCAS), III-33-6, vol. 3, 2004. - [10] Q. Fan, J. H. Huijsing, and K. A. A. Makinwa, "A 1.8μW 1μV-Offset Capacitively-Coupled Chopper Instrumentation Amplifier in 65nm CMOS," in *Proc. IEEE ESSCIRC*, pp. 170–173, Sept. 2010. - [11] C. Ezekwe, *et al.*, "A 6.7nV/\dagged Rub-mHz-1/f-corner 14b Analog-to-Digital Interface for Rail-to-Rail Precision Voltage Sensing," *ISSCC*, *Dig. Tech. Papers*, pp. 246–247, Feb. 2011. - [12] R. Wu, J. H. Huijsing, and K. A. A. Makinwa, "A 21-bit ±40mV Range Read-Out IC for Bridge Transducers," *ISSCC Dig. Tech. Papers*, pp. 110–111, Feb. 2011. - [13] M. A. P. Pertijs, and W. J. Kindt, "A 140dB-CMRR Current-Feedback Instrumentation Amplifier Employing Ping-Pong Auto-Zeroing and Chopping," *IEEE J. Solid-State Circuit*, vol. 45, no. 10, pp. 2044–2056, Oct. 2010. - [14] J. F. Witte, J. H. Huijsing, and K. A. A. Makinwa, "A Current-Feedback Instrumentation Amplifier with 5μV Offset for Bidirectional High-Side Current-Sensing," *ISSCC Dig. Tech. Papers*, pp. 74–75, Feb. 2008. - [15] S. Sakunia, *et al.*, "A Ping-Pong-Pang Current Feedback Instrumentation Amplifier with 0.04% Gain Error," in *Proc. IEEE Symp. on VLSI Circuits*, pp. 60–61, Jun. 2011. - [16] R. Wu, J. H. Huijsing, and K. A. A. Makinwa, "A Current-Feedback Instrumentation Amplifier with a Gain Error Reduction Loop and 0.06% Untrimmed Gain Error," *ISSCC Dig. Tech. Papers*, pp. 244–245, Feb. 2011. - [17] R. Wu, J. H. Huijsing, and K. A.A. Makinwa, "A 21-bit Read-Out IC Employing Dynamic Element Matching with 0.037% Gain Error," in *Proc. IEEE A-SSCC*, pp. 241–244, Nov. 2011. - [18] M. A. P. Pertijs, K. A. A. Makinwa, and J.H. Huijsing, "A Sigma-Delta Modulator With Bitstream-controlled Dynamic Element Matching", in *Proc.IEEE ESSCIRC*, pp.187–190, Sep, 2004. - [19] F. M. L. van der Goes, G. C. M. Meijer, "A Universal Transducer Interface for Capacitive and Resistive Sensor Elements", Analog Integrated Circuits and Signal Processing 14 (3), pp. 249-260, Nov, 1997. - [20] K. Kundert, Simulating switched-capacitor filters with Spectre RF. The designer's Guide Community, - 2005 [Online]. Available: http://www.designers-guide.org/Analysis/sc-filter.pdf. - [21] V. Quiquempoix, et al., "A Low-Power 22-bit Incremental ADC," *IEEE J. Solid-State Circuits*, Vol.41, No.7, pp. 1562–1571, July, 2006. - [22] K. Nam, S.-M. Lee, D. K. Su, and B. Wooley, "A Low-Voltage Low Power Sigma-Delta Modulator for Broadband Analog-to-Digital Conversion," *IEEE J. Solid-State Circuits*, vol. 40, no. 9, pp. 1855–1864, Sept. 2005. - [23] AD7193 datasheet: - http://www.analog.com/en/analog-to-digital converters/adconverters/ad7193/ products /product.html. - [24] ADS 1282 datasheet, http://focus.ti.com/docs/prod/folders/print/ads1282.html. # LIST OF FIGURES - Fig. 1. (a) Read-out IC for bridge transducers, (b) a typical CFIA. - Fig. 2. A bridge-readout system with read-out IC. - Fig. 3. Gain error correction (GEC) of read-out IC (a) block diagram and its timing (b) linear interpolation diagram. - Fig. 4. (a) A CFIA with multi-stage chopping [6] and an ADC's sampler, (b) chopper ripple and sampling timing. - Fig. 5. A chopped CFIA with ripple reduction loop (RRL). - Fig. 6. System-level chopping of read-out IC and the associated timing. - Fig. 7. Transfer functions of two chopping patterns ("0011" and "0110") on the 1ow-frequency errors. - Fig. 8. Simulated input referred noise spectrum of read-out IC with various 1/f noise suppression techniques. - Fig. 9. Block diagram of the proposed read-out IC with associated timing diagram. - Fig. 10. Conventional input (or feedback) G<sub>m</sub> stage implemented with PMOS differential pair and low-threshold cascoding. - Fig. 11. Input (or feedback) $G_m$ stage (a) the threshold of $M_3$ is reduced by body effect (b) the threshold of $M_1$ is increased by body effect. - Fig. 12. Simulation results of the two counter-acting effects (a) $V_{DS}$ variation vs. input CM voltage, (b) $G_m$ variation vs. input CM voltage. - Fig. 13. Simulated G<sub>m</sub> variations vs. input CM voltage 1) using ideal current source; 2) using Fig. 10; 3) using Fig. 14. - Fig. 14. Proposed input (or feedback) G<sub>m</sub> stages with enhanced CM immunity. - Fig. 15. Second-order $\Delta\Sigma$ modulator (a) Block diagram, (b) Schematic diagram. - Fig. 16. Chip Micrograph. - Fig. 17. Measured PSD of the read-out IC with multi-stage chopping [12] (a) DEM and System-level chopping off and RRL"on", (b) DEM and System-level chopping off and RRL"on" and "off". - Fig. 18. Measured PSD of the read-out IC with input stage chopping and System-level chopping (RRL "on" and intermediate stage chopper "off"). - Fig. 19. Measured gain error histograms with the same input and feedback CM voltage. - Fig. 20. (a) Measured CMRR and comparison to [12], (b) Measured gain error histograms and comparison to [12]. - Fig. 21. Measured gain drift histograms and INL of the read-out IC 1) No DEM; 2) DEM only; 3) DEM + GEC. - Fig. 22. Measured offset histograms. # LIST OF TABLE - Table I Errors and the Associated Correction Techniques. - Table II Performance Summary and Comparison with the State-of-the-art. Table I Errors and the Associated Correction Techniques | Error | Error Correction Techniques | | | |-------------------------------------|----------------------------------------------|--|--| | 1/f noise and offset | Input stage chopping + System-level chopping | | | | Chopper ripple from the input stage | Ripple reduction loop | | | | | + Zero-crossing sampling | | | | Gain error and gain drift | Dynamic element matching | | | | | + Digitally-assisted gain error correction | | | Table II Performance Summary and Comparison with the State-of-the-art | Performance Summary and Comparison with the State-of-the-art | | | | | | | | |--------------------------------------------------------------|------------------|------------------|------------|-----------|-----------|-----------|--| | | This work | ISSCC11 | ISSCC00 | AD7193 | CS5530 | ADS1282 | | | | | [12] | [5] | [23] | [4] | [24] | | | Year | 2011 | 2011 | 2000 | 2011 | 2009 | 2007 | | | Supply current | 270μΑ | 270μΑ | 8.2mA* | 4.3mA | 7mA | 4.5mA | | | Supply voltage | 5V | 5V | 5V | 5V | 5V | 5V | | | Die area | 6mm <sup>2</sup> | 6mm <sup>2</sup> | | | | | | | 1/f noise corner | < 0.1mHz | < 1mHz | 10mHz | - | 25mHz | | | | Input range | ± 40mV | ± 40mV | ± 28mV | ± 39mV | ± 78mV | ± 263mV | | | CMRR | 140dB †† | 130dB†† | | 110dB†† | 120dB†† | 110dB†† | | | Input referred noise density | 16.2nV/√Hz | 16.2nV /√Hz | 6.2nV/√Hz | 5nV/√Hz | 12nV/√Hz | 5nV/√Hz | | | Gain drift | 0.7ppm/°C†† | 0.7ppm/°C†† | 15ppm/°C†† | 1ppm/°C†† | 2ppm/°C†† | 9ppm/°C†† | | | Gain error<br>CM: 0 -2.5V | 0.037%† | 0.12%† | | 0.39% †† | 1%†† | 1%†† | | | Offset drift | 6nV/°C† | 7.6nV/°C† | 70nV/°C† | 5nV/°C †† | 10nV/°C†† | 20nV/°C†† | | | Offset | 48nV† | 200nV† | | 1 μV† | 9.5 μV† | 200 μV† | | | Nonlinearity | 5 ppm†† | 5 ppm†† | | | 30 ppm†† | 4ppm†† | | | Conversion time | 0.17s | 0.17s | 0.0083s | 0.2s | 0.13s | 0.004s | | <sup>†:</sup> worst case ††: typical case \* Total supply current (analog + digital).